DocumentCode :
3114794
Title :
Delay Performance and Implementation of Quaternary Logic Circuits
Author :
Borkute, Deepti P. ; Patel, Pratibha ; Dakhole, Pravin K.
Author_Institution :
Dept. of Electron. & Telecommun., Pimpri Chincwad Coll. of Eng., Pune, India
fYear :
2015
fDate :
26-27 Feb. 2015
Firstpage :
1008
Lastpage :
1012
Abstract :
Application of multiple-valued logic (MVL) in the design of digital devices opens additional opportunities. Multiple-valued logic also offers a possibility of increasing the functional complexity, implementing circuits that can perform comparable to the binary circuits. The main objective of this work is to design quaternary logic cells and with quaternary inputs and quaternary outputs. Logic Cells are designed based on voltage mode circuits and implemented using CMOS technology and compare its performance with binary ones.
Keywords :
formal logic; logic circuits; logic design; CMOS technology; MVL; complimentary metal oxide semiconductors; delay performance; digital device design; logic cells; multiple-valued logic; quaternary inputs; quaternary logic circuits; quaternary outputs; voltage mode circuits; Delays; Inverters; Logic circuits; Logic gates; Propagation delay; Threshold voltage; Transistors; Delays; Multiple-valued Logic; Quaternary Logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing Communication Control and Automation (ICCUBEA), 2015 International Conference on
Conference_Location :
Pune
Type :
conf
DOI :
10.1109/ICCUBEA.2015.199
Filename :
7155998
Link To Document :
بازگشت