DocumentCode :
3115742
Title :
A design methodology for a low power bang-bang all digital PLL based on digital loop filter programmable coefficients
Author :
Safwat, Sally ; Ghoneima, Maged ; Ismail, Yehea
fYear :
2011
fDate :
Nov. 30 2011-Dec. 2 2011
Firstpage :
1
Lastpage :
4
Abstract :
The implementation of bang-bang all digital phase locked loop (BBADPLL) in frequency synthesizer has proven a reduction in the power and, area. This reduction results from eliminating the need for complex, power, and area hungry blocks, such as an analog to digital converter (ADC) or a time to digital converter (TDC). These blocks are typically used to convert the average analog output to digital bits for the digital controlled oscillator (DCO). However, the non-linearity of the BBADPLL makes the traditional Laplace transform used in modeling the PLL invalid. Hence, there are serious design challenges in managing the tradeoffs between tracking bandwidth, jitter, and lock time. In this paper, a new design methodology that adjusts the digital loop filter (DLF) coefficients according to the digital controlled oscillator (DCO) frequency step is presented. The DLF coefficients are used to control the closed loop dynamics of the PLL. Useful expressions that model the DLF are presented for the design and optimization of the programmable DLF coefficients.
Keywords :
Laplace transforms; digital filters; digital phase locked loops; frequency synthesizers; jitter; oscillators; Laplace transform; analog to digital converter; average analog output conversion; bang-bang all digital PLL; bang-bang all digital phase locked loop; closed loop dynamics; design methodology; digital controlled oscillator frequency step; digital loop filter coefficients; digital loop filter programmable coefficients; frequency synthesizer; jitter; lock time; time to digital converter; tracking bandwidth; Detectors; Digital filters; Frequency control; Frequency locked loops; Jitter; Phase locked loops; Stability analysis; ADPLL; Bang-Bang ADPLL; DCO; Digital loop filter; frequency synthesizer; loop filter coefficients;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Aware Computing (ICEAC), 2011 International Conference on
Conference_Location :
Istanbul
Print_ISBN :
978-1-4673-0466-5
Electronic_ISBN :
978-1-4673-0464-1
Type :
conf
DOI :
10.1109/ICEAC.2011.6136676
Filename :
6136676
Link To Document :
بازگشت