DocumentCode :
3116180
Title :
Stress/stain assessment and reliability prediction of through silicon via and trace line structures of 3D packaging
Author :
Kuo, Ting-Hsin ; Su, Yen-Fu ; Wu, Chung-Jung ; Chiang, Kuo-Ning
Author_Institution :
Dept. of Power Mech. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
18-20 April 2011
Firstpage :
42374
Lastpage :
42495
Abstract :
This study assesses the reliability life of 3D chip stacking packaging developed by the Industrial Technology Research Institute (ITRI). The simulation results show that the trends of stress of through silicon via (TSV) structures with different chip stacking numbers are nearly constant during thermal stress analysis. Therefore, the simplified two-layer chip stacking model is adopted to analyze the thermal-mechanical behavior of TSV. Subsequent thermal cycle simulations show that the maximum equivalent plastic strain occurs at the bottom trace near the substrate. The Engelmaier model is selected to predict the fatigue life of TSV, and it shows that the simulation results match experimental results. The effects of the substrate material and underfill are also discussed. TSV structures with BT substrates, which can replace silicon substrates, could effectively protect bottom traces and prevent fractures occurring from copper trace. In addition, when a TSV structure with an underfill is subjected to thermal cycle conditions, chips and vias experience more stress, but copper traces are protected by the underfill. No apparent alteration in reliability performance is detected.
Keywords :
finite element analysis; integrated circuit packaging; integrated circuit reliability; plasticity; thermal management (packaging); thermal stress cracking; thermal stresses; three-dimensional integrated circuits; 3D chip stacking packaging; 3D packaging; BT substrate; Industrial Technology Research Institute; fatigue life; maximum equivalent plastic strain; reliability prediction; stress-stain assessment; substrate material; thermal cycle condition; thermal cycle simulation; through silicon via; trace line structure; underfill material; Analytical models; Copper; Iron; Packaging; Silicon; Stacking; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE), 2011 12th International Conference on
Conference_Location :
Linz
Print_ISBN :
978-1-4577-0107-8
Type :
conf
DOI :
10.1109/ESIME.2011.5765776
Filename :
5765776
Link To Document :
بازگشت