Title :
Board level flat and vertical drop impact reliability for wafer level chip scale package
Author :
Qian, Richard ; Liu, Yong ; Kim, Jihwan ; Martin, Stephen
Author_Institution :
Fairchild Semicond. Corp, Portland, ME, USA
Abstract :
In this paper, a comprehensive modeling is carried out to investigate the dynamic behaviors of WL-CSP subjected to both flat and vertical drop impacts. The non-linear dynamic properties include solder, Cu pad and the metal stacking under the UBM. Both of the JEDEC standard flat drop test and the vertical drop test modeling for different solder bump height are studied. The results showed that, in the JEDEC standard flat drop test, Stress of the corner balls at each WL-CSP is much higher than the balls in other locations on the same components. The results showed the vertical drop stress is lower than the flat drop stress. The result of JEDEC standard flat drop test modeling showed that the higher solder joint of the WL-CSP can result in lower plastic impact energy but higher tensile (first principal) stress S1 at solder joint.
Keywords :
chip scale packaging; copper; impact testing; metallisation; reliability; solders; wafer level packaging; Cu; JEDEC standard; UBM; WL-CSP; board level flat drop; metal stacking; nonlinear dynamic properties; solder bump height; umber bump metallization; vertical drop impact reliability; wafer level chip scale package; Silicon; Soldering; Stress; Switches;
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE), 2011 12th International Conference on
Conference_Location :
Linz
Print_ISBN :
978-1-4577-0107-8
DOI :
10.1109/ESIME.2011.5765804