Title :
High level design of adaptive distributed controller for partial dynamic reconfiguration in FPGA
Author :
Cherif, Sana ; Trabelsi, Chiraz ; Meftali, Samy ; Dekeyser, Jean-Luc
Author_Institution :
INRIA Lille Nord Eur., USTL, Villeneuve-d´´Ascq, France
Abstract :
Controlling dynamic and partial reconfigurations becomes one of the most important key issues in modern embedded systems design. In fact, in such systems, the reconfiguration controller can significantly affect the system performances. Indeed, the controller has to handle efficiently three major tasks during runtime: observation (monitoring), taking reconfiguration decisions and notify decisions to the rest of the system in order to realize it. We present in this paper a novel high level approach permitting to model, using MARTE UML profile, modular and flexible distributed controllers for dynamic reconfiguration management. This approach permits components/ models reuse and allows systematic code generation. It consequently makes reconfigurable systems design less tedious and reduces time to market.
Keywords :
Unified Modeling Language; adaptive control; embedded systems; field programmable gate arrays; high level synthesis; FPGA; MARTE UML profile; adaptive distributed controller; components/models reuse; dynamic reconfiguration management; embedded systems; flexible distributed controllers; high level design; modular distributed controllers; partial dynamic reconfiguration; reconfiguration controller; systematic code generation; Adaptation models; Discrete cosine transforms; Encoding; Field programmable gate arrays; Hardware; Unified modeling language; Partial Dynamic Reconfiguration; UML MARTE; adaptivity; distributed control; high level modeling; modularity;
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2011 Conference on
Conference_Location :
Tampere
Print_ISBN :
978-1-4577-0620-2
Electronic_ISBN :
978-1-4577-0619-6
DOI :
10.1109/DASIP.2011.6136896