Title :
Systemc modelization for fast validation of imager architectures
Author :
Blanchard, Yves ; Dupret, Antoine ; Peizerat, Arnaud
Author_Institution :
ESYCOM, Paris-Est Univ., Noisy-le-Grand, France
Abstract :
Development of smart CMOS imagers is a complex design task where the verification of an architecture composed of a matrix of pixels intermixed with analog and digital electronics is playing an important part. New generations of imager using 3D integration will allow even more processing to be done in-situ. Verification has to be done locally for the pixel and globally for the architecture. Design exploration and validation problematic has shifted from mostly the analog domain to the validation of a complex SOC with millions of parallel processors, the pixels. In this paper we present a methodology using the SystemC language for the creation of fast models for validation and a first level evaluation of performance of large CMOS imager architectures.
Keywords :
CMOS image sensors; formal verification; 3D integration; SystemC modelization; design exploration; digital electronics; imager architecture; parallel processors; smart CMOS imagers; Adaptation models; Computational modeling; Computer architecture; Hardware; Integrated circuit modeling; Kernel; Object oriented modeling; Active pixel sensors; SystemC; architecture simulation; fast model;
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2011 Conference on
Conference_Location :
Tampere
Print_ISBN :
978-1-4577-0620-2
Electronic_ISBN :
978-1-4577-0619-6
DOI :
10.1109/DASIP.2011.6136902