DocumentCode :
3118725
Title :
A PLL based clock and data recovery circuit with high input jitter tolerance
Author :
Yinshang, S.
Author_Institution :
Rockwell Int., Newport Beach, CA
fYear :
1988
fDate :
16-19 May 1988
Abstract :
A clock and data recovery circuit for a TI network is described. A fully integrated phase-locked loop (PLL) is used to extract the carrier signal embedded in the data stream. Two trimming DACs (digital-to-analog converters) simultaneously bring the voltage-controlled-oscillator (VCO) center frequency and the PLL closed-loop bandwidth to their specified values. A triple sampler captures the jittering data and aligns them with the recovered clock. The input jitter tolerance of this circuit is at least three times higher than that of the previously reported PLL-based clock and data recovery circuit
Keywords :
CMOS integrated circuits; clocks; data communication equipment; interference suppression; phase-locked loops; telecommunication networks; CMOSIC; PLL; TI network; clock and data recovery circuit; digital-to-analog converters; jitter tolerance; phase-locked loop; triple sampler; voltage-controlled-oscillator; Bandwidth; Circuits; Clocks; Data mining; Digital-analog conversion; Frequency conversion; Jitter; Phase locked loops; Voltage; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1988., Proceedings of the IEEE 1988
Conference_Location :
Rochester, NY
Type :
conf
DOI :
10.1109/CICC.1988.20835
Filename :
20835
Link To Document :
بازگشت