Title :
Optimization of 2.14 um2 6T-SRAM cell by using cell-like test structures
Author :
Hsieh, Sunnys ; Tsui, R.F. ; Lin, Wesley ; Liaw, J.J. ; Doong, Kelvin Y Y ; Wu, C.-M.M.
Author_Institution :
Taiwan Semicond. Manuf. Co., Hsin-Chu, Taiwan
Abstract :
This work is aimed at describing the optimization of a shrunk version of an embedded 6T-SRAM-cell process and the evaluation of yield impact by using cell-like test structures. The various test structures are designed to narrow down the cell characteristics and the electrical performance. These test structures are also used for evaluating the integration process as well. This article also reveals the concerns and trade-offs of SRAM cell-like test-structures design and their electrical measurements. The means to evaluate the design-rule and optimize the process-windows by using the electrical measurements as screening criteria, that of the complete set of SRAM cell-like test structures, are proposed in this work.
Keywords :
SRAM chips; circuit optimisation; integrated circuit design; integrated circuit measurement; integrated circuit yield; 0.13 micron; 6T-SRAM cell optimization; SRAM-cell process shrinking; cell-like test structures; process-window optimization; yield impact; Circuits; Contacts; Costs; Dielectric measurements; Electric variables measurement; Kelvin; Logic testing; Random access memory; Routing; Variable structure systems;
Conference_Titel :
Microelectronic Test Structures, 2004. Proceedings. ICMTS '04. The International Conference on
Print_ISBN :
0-7803-8262-5
DOI :
10.1109/ICMTS.2004.1309481