Title :
Test circuits for extracting sub-100nm MOSFET technology variations with the MOSFET model HiSIM
Author :
Miura-Mattausch, M. ; Matsumoto, S. ; Mizoguchi, K. ; Miyawaki, D. ; Mattausch, H.J. ; Itoh, S. ; Morikawa, K.
Author_Institution :
Dept. of Electr. Eng., Hiroshima Univ., Higashi-Hiroshima, Japan
Abstract :
We propose an efficient, test-circuit-based method to extract not only CMOS-device parameter variations but also to simultaneously separate intra-chip from inter-chip variations. The method is demonstrated by using a cascode-current-source and a differential-amplifier-stage with feed-back-coupling as the test-circuits and the drift-diffusion MOSFET model HiSIM for the circuit simulation. The result shows that the proposed test circuits, when constructed only with n-MOSFETs or p-MOSFETs, enables to separate inter- and intra-chip technology variations in a direct way.
Keywords :
MOSFET; semiconductor device models; semiconductor device testing; surface potential; CMOS-device parameter variations; HiSIM model; MOSFET model; cascode-current-source; differential-amplifier-stage; drift-diffusion model; feed-back-coupling; inter-chip variations; intra-chip variations; surface potentials; test-circuit-based method; CMOS technology; Circuit simulation; Circuit synthesis; Circuit testing; MOSFET circuits; Process design; Semiconductor device modeling; Semiconductor device testing; Tiles; Voltage;
Conference_Titel :
Microelectronic Test Structures, 2004. Proceedings. ICMTS '04. The International Conference on
Print_ISBN :
0-7803-8262-5
DOI :
10.1109/ICMTS.2004.1309493