DocumentCode :
3120320
Title :
Reliability of lead free solder joint by using chip size package
Author :
Hirano, T. ; Fukuda, K. ; Ito, K. ; Kiga, T. ; Taniguchi, Y.
Author_Institution :
Packaging Product Eng. Dept., Sony Corp., Tokyo, Japan
fYear :
2001
fDate :
2001
Firstpage :
285
Lastpage :
289
Abstract :
In the past few years, many studies have been reported on reliability of lead-free solder joint. Almost all of them have described evaluation of solder alloy composition of printed wiring board surface-finish. What seems to be lacking, however, is the influence of component placing condition to reliability and reliability under several stress conditions. The purpose of this work is to investigate the influence of the factor on reliability of the solder joint. We used chip size package as a test piece, which is a more popular semiconductor package, and thermal fatigue test and mechanical fatigue test were carried out. We choose experimental conditions as follow, solder materials (Sn-Ag-Cu, Sn-Ag-Cu-Bi, Sn-Zn-Bi, Sn-Pb), chip size package placing condition (on one side, on both sides), printed wiring board surface finish (organic solderability protector on Cu, Au plating). We got the result that chip size package placing condition, printed wiring board surface finish had more effect on reliability of the lead-free solder joint than solder materials. It is clear that placing condition and printed wiring board surface-finish greatly affects reliability of thermal fatigue and mechanical fatigue, respectively. In conclusion, the influence of the factor on reliability of lead-free solder joint was investigated from several points of view. The work helps us to clarify the influence of the factor on reliability of lead-free solder joint and lead to the guidelines for introduction of lead-free solder
Keywords :
bismuth alloys; copper alloys; fatigue testing; lead alloys; packaging; printed circuits; reliability; silver alloys; soldering; thermal stress cracking; tin alloys; zinc alloys; Au plating; Cu plating; Sn-Ag-Cu; Sn-Ag-Cu-Bi; Sn-Pb; Sn-Zn-Bi; chip size package; chip size package placing condition; component placing condition; lead free solder joint reliability; mechanical fatigue test; organic solderability protector; printed wiring board surface finish; printed wiring board surface-finish; semiconductor package; solder alloy composition; stress conditions; thermal fatigue test; Environmentally friendly manufacturing techniques; Fatigue; Lead; Organic materials; Semiconductor device packaging; Semiconductor device testing; Soldering; Surface finishing; Thermal stresses; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and the Environment, 2001. Proceedings of the 2001 IEEE International Symposium on
Conference_Location :
Denver, CO
ISSN :
1095-2020
Print_ISBN :
0-7803-6655-7
Type :
conf
DOI :
10.1109/ISEE.2001.924541
Filename :
924541
Link To Document :
بازگشت