DocumentCode :
3123488
Title :
A 100 MegaFlop double precision IEEE multiplier block for advanced bipolar VLSI
Author :
Snyder, Warren ; Tibbitts, Steve ; Keshlear, William
Author_Institution :
Nat. Semicond., Puyallup, WA, USA
fYear :
1988
fDate :
16-19 May 1988
Abstract :
Details of its construction and use are presented for the MPY54APM multiplier megacell, an ultrahigh-performance double-precision IEEE-754 floating-point multiplier, capable of better than 100 MFLOPS (million floating-point operation per second) throughput. The MPY54APM was designed to minimize delay. To this end it performs 54-bit multiplication on two two´s-complement numbers with a throughput delay of less than 9 ns per product. The typical application is a three-stage pipelined architecture. Two of these megacells are cascaded to form two of the pipeline stages, each with a 9-ns delay. The last stage is constructed of standard cells to perform final carry-lookahead addition normalization, rounding, and exception limiting. The adjunct operations on the exponent fields for floating-point multiplication occur concurrently with the mantissa operations
Keywords :
VLSI; bipolar integrated circuits; digital arithmetic; integrated logic circuits; multiplying circuits; pipeline processing; 100 MFLOPS; 9 ns; IEEE multiplier block; IEEE-754; MPY54APM multiplier megacell; bipolar VLSI; carry-lookahead addition normalization; double precision; exception limiting; floating-point multiplier; monolithic IC; rounding; three-stage pipelined architecture; throughput delay; two two´s-complement numbers; Adders; Application specific integrated circuits; Clocks; Delay; Hardware; Phased arrays; Signal generators; Throughput; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1988., Proceedings of the IEEE 1988
Conference_Location :
Rochester, NY
Type :
conf
DOI :
10.1109/CICC.1988.20887
Filename :
20887
Link To Document :
بازگشت