Title :
A 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm pipelined ADC for I-UWB receiver
Author :
Krishna, K. Lokesh ; Srihari, D. ; Reena, D. ; Ramashri, T.
Author_Institution :
Dept. of ECE, S.V.C.E.T., Chittoor, India
Abstract :
This paper proposes a 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm Pipelined ADC for Impulse-UWB receiver. The proposed Pipelined ADC uses a high speed 1-bit comparator, wide band operational amplifier, sampling circuit and a high speed buffer. The individual blocks are designed using 0.130 μm CMOS low power library cells and are designed to operate at a frequency greater than 40 Gbps sampling rate. To operate at higher frequencies, specific new design techniques/algorithms such as power-efficient, capacitor ratio-independent conversion scheme, a pipeline stage-scaling algorithm, a nested CMOS gain-boosting technique, an amplifier and comparator sharing technique, and the use of minimum channel-length, thin oxide transistors with clock bootstrapping and in-line switch techniques are adopted.
Keywords :
CMOS integrated circuits; buffer circuits; comparators (circuits); operational amplifiers; radio receivers; ultra wideband communication; CMOS low power library cells; amplifier and comparator sharing technique; bit rate 40 Gbit/s; capacitor ratio-independent conversion scheme; clock bootstrapping; high speed buffer; impulse-UWB receiver; in-line switch techniques; nested CMOS gain-boosting technique; pipeline stage-scaling algorithm; pipelined ADC; power 140 mW; sampling circuit; size 0.130 mum; thin oxide transistors; wideband operational amplifier; CMOS integrated circuits; CMOS technology; Operational amplifiers; Radio frequency; Receivers; Ultra wideband technology; Wireless communication; 0.13 μm; CMOS gain boosting and low power; I-UWB receiver; Pipelined ADC; high speed;
Conference_Titel :
Computing, Communications and Networking Technologies (ICCCNT),2013 Fourth International Conference on
Conference_Location :
Tiruchengode
Print_ISBN :
978-1-4799-3925-1
DOI :
10.1109/ICCCNT.2013.6726732