DocumentCode :
3127162
Title :
Low power and high speed computation using hybridized multiplier
Author :
Subramaniam, Uvaraj ; Alavandar, Srinivasan
Author_Institution :
Dept. of ECE, C.K. Coll. of Eng. & Technol., Cuddalore, India
fYear :
2013
fDate :
4-6 July 2013
Firstpage :
1
Lastpage :
4
Abstract :
The key problems in designing of VLSI circuits are high power consumption, larger area utilization and delay which affect the speed of the computation and also results in power dissipation. In general speed and power are the essential factors in VLSI design. For solving the issues, a new architecture has been proposed. In the proposed system, the two high speed multipliers, Modified booth multiplier (MBM) and the Wallace tree multiplier are hybridized with Carry Look Ahead adder (CLA) and formed a hybridized multiplier which delivers high speed computation with low power consumption. MBM is proposed to reduce the partial products whereas Wallace tree multiplier is accompanied for fast addition and CLA is used for final accumulation. This hybrid multiplier produces better results in terms of speed and power than the conventional designs. The simulation results prove that the hybrid architecture is superior to other multipliers. It is done by using Xilinx tool and it is implemented using FPGA (Field Programmable Gate Array).
Keywords :
VLSI; adders; carry logic; field programmable gate arrays; logic design; low-power electronics; multiplying circuits; power consumption; CLA; FPGA; MBM; VLSI circuits design; Wallace tree multiplier; Xilinx tool; area utilization; carry look ahead adder; delay; field programmable gate array; high power consumption; high speed computation; high speed multipliers; hybrid architecture; hybridized multiplier; low power computation; low power consumption; modified booth multiplier; power dissipation; Adders; Computer architecture; Delays; Field programmable gate arrays; Power demand; Signal processing algorithms; Very large scale integration; Carry Look-ahead Adder; Hybrid Architecture; Modified Booth Multiplier; Wallace tree multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Communications and Networking Technologies (ICCCNT),2013 Fourth International Conference on
Conference_Location :
Tiruchengode
Print_ISBN :
978-1-4799-3925-1
Type :
conf
DOI :
10.1109/ICCCNT.2013.6726778
Filename :
6726778
Link To Document :
بازگشت