Title :
New OPBHWICAP Interface for Realtime Partial Reconfiguration of FPGA
Author :
Delorme, Julien ; Nafkha, Amor ; Leray, Pierre ; Moy, Christophe
Author_Institution :
IETR, SUPELEC, Cesson-Sevigne, France
Abstract :
We propose in this paper, a timing analysis of dynamic partial reconfiguration (PR) applied to a NoC (network on chip) structure inside a FPGA. In the context of a SDR (software defined radio) example, PR is used to dynamically reconfigure a baseband processing block of a 4G telecommunication chain running in real-time (data rates up to 100 Mbps). The results presented show the validity of our methodology for PR management regarding the timing performances obtained in a real implementation. PR timing is a key point to make SDR approach realistic. These results show that using PR, FPGAs combine the flexibility of SW (software) and the processing power of HW (hardware). This makes PR a tremendous enabling technology for SDR. These results are based on a new IP managing the ICAP component that allows a gain in time of a rate of 124 comparing to the provided OPBHWICAP. Moreover, we have integrated a methodology which can reduce significantly the bitstream size and consequently the reconfiguration duration. The results presented in this paper show that PR reconfiguration time can go downto a few tens of microseconds. This makes PR really attractive for SDR design or any other highly demanding real-time applications.
Keywords :
field programmable gate arrays; hardware-software codesign; logic design; network-on-chip; real-time systems; reconfigurable architectures; software radio; 4G telecommunication chain; FPGA; NoC; OPBHWICAP interface; SDR design; baseband processing block; bit rate 100 Mbit/s; bitstream size; dynamic partial reconfiguration; hardware processing power; network-on-chip structure; partial reconfiguration management; real-time applications; realtime partial reconfiguration; software defined radio; software flexibility; timing analysis; Baseband; Computer interfaces; Computer networks; Field programmable gate arrays; Hardware; Network-on-a-chip; Radio frequency; Software radio; Throughput; Timing; FPGA; NoC; Partial Reconfiguration; SDR;
Conference_Titel :
Reconfigurable Computing and FPGAs, 2009. ReConFig '09. International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-5293-4
Electronic_ISBN :
978-0-7695-3917-1
DOI :
10.1109/ReConFig.2009.69