• DocumentCode
    3129359
  • Title

    A high performance 90nm SOI technology with 0.992 /spl mu/m2 6T-SRAM cell

  • Author

    Khare, Mukesh ; Ku, S.H. ; Donaton, R.A. ; Greco, S. ; Brodsky, C. ; Chen, X. ; Chou, A. ; DellaGuardia, R. ; Deshpande, S. ; Doris, B. ; Fung, S.K.H. ; Gabor, A. ; Gribelyuk, M. ; Holmes, S. ; Jamin, F.F. ; Lai, W.L. ; Lee, W.H. ; Li, Y. ; McFarland, P.

  • Author_Institution
    IBM Semicond. Res. & Dev. Center, Hopewell Junction, NY, USA
  • fYear
    2002
  • fDate
    8-11 Dec. 2002
  • Firstpage
    407
  • Lastpage
    410
  • Abstract
    This paper presents a high performance 90 nm generation SOI CMOS logic technology. Leveraging unique SOI technology features, aggressive ground rules and a tungsten local interconnect rendered the smallest 6T SRAM cell reported to date with a cell area of 0.992 /spl mu/m/sup 2/. In the front-end of line (FEOL), the implementation of super-halo design concepts on SOI substrates with a silicon thickness of 45 nm and an ultra-thin heavily nitrided gate dielectric resulted in highest performance devices. The backend of the line (BEOL) for this technology consists of damascene local interconnect followed by up to 10 levels of hierarchical Cu metallization. It utilizes SiLK/spl trade/ low-K dielectric material with a multilayer hard mask stack.
  • Keywords
    CMOS logic circuits; SRAM chips; cellular arrays; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; masks; nitridation; silicon-on-insulator; 45 nm; 6T-SRAM cell; 90 nm; CMOS logic technology; SOI technology; Si; SiLK low-K dielectric material; backend of the line; cell area; damascene local interconnect; front-end of line; ground rules; hierarchical Cu metallization; multilayer hard mask stack; super-halo design concepts; ultra-thin heavily nitrided gate dielectric; CMOS logic circuits; CMOS technology; Dielectric devices; Dielectric materials; Dielectric substrates; Metallization; Nonhomogeneous media; Random access memory; Silicon; Tungsten;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices Meeting, 2002. IEDM '02. International
  • Conference_Location
    San Francisco, CA, USA
  • Print_ISBN
    0-7803-7462-2
  • Type

    conf

  • DOI
    10.1109/IEDM.2002.1175865
  • Filename
    1175865