DocumentCode :
3130971
Title :
Multiobjective optimization of a parameterized VLIW architecture
Author :
Ascia, Giuseppe ; Catania, Vincenzo ; Palesi, Maurizio ; Patti, Davide
Author_Institution :
Dipt. di Ingeneria Informatica e delle Telecomunicazioni, Univ. of Catania, Italy
fYear :
2004
fDate :
24-26 June 2004
Firstpage :
191
Lastpage :
198
Abstract :
The use of Application Specific Instruction-set Processors (ASIP) in embedded systems is a solution to the problem of increasing complexity in the functions these systems have to implement. Architectures based on Very Long Instruction Word (VLIW), in particular, have found fertile ground in multimedia electronic appliances thanks to their ability to exploit high degrees of Instruction Level Parallelism (ILP) with a reasonable trade-off in complexity and silicon costs. In this case ASIP specialization may require not only manipulation of the instruction-set but also tuning of the architectural parameters of the processor and the memory subsystem. Setting the parameters so as to optimize certain metrics requires the use of efficient Design Space Exploration (DSE) strategies, simulation tools and accurate estimation models operating at a high level of abstraction. In this paper, we present a framework for evaluation, in terms of performance, cost and power consumption, of a system based on a parameterized VLIW microprocessor together with the memory hierarchy. Further, the framework implements a number of multi-objective DSE strategies to obtain Pareto-optimal configurations for the system.
Keywords :
embedded systems; instruction sets; microprocessor chips; optimisation; parallel architectures; ASIP specialization; DSE strategy; Pareto-optimal configurations; abstraction; application specific instruction-set processors; cost consumption; design space exploration; embedded systems; estimation models; instruction level parallelism; memory hierarchy; memory subsystem; metrics optimization; multimedia electronic appliances; multiobjective optimization; parameterized VLIW architecture; parameterized VLIW microprocessor; power consumption; processor architectural parameters; simulation tools; very long instruction word; Application specific processors; Costs; Design optimization; Embedded system; Energy consumption; Home appliances; Power system modeling; Silicon; Space exploration; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Evolvable Hardware, 2004. Proceedings. 2004 NASA/DoD Conference on
Print_ISBN :
0-7695-2145-2
Type :
conf
DOI :
10.1109/EH.2004.1310830
Filename :
1310830
Link To Document :
بازگشت