Title :
Diagnosis framework for locating failed segments of path delay faults
Author :
Chen, Ying-Yen ; Kuo, Min-Pin ; Liou, Jing-Jia
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu
Abstract :
Diagnosis tools can be used to speed up the process for finding the root causes of functional or performance problems in a VLSI circuit. In this paper, we proposed a method to locate possible segments that cause extra delays on circuit paths. We use the delay bounds of the tested paths to build linear constraints. By guiding the solutions of the above linear constraints with a linear programming solver, we can identify segments with extra delays. Also, with the ranks of segment delays, we can prioritize the search for possible locations of failed segments. In the diagnosis framework, we also propose to reduce the search space by identifying indistinguishable segments. Essentially, we cannot separate segments in the same category no matter which segments have faults. This approach greatly increases the efficiency of the diagnosis process. In the experimental results, for most cases of injecting 10% of the longest paths delays, the probabilities are over 90% for locating faulty segments within the list of top-ten candidates, and the average rankings are among the top 5 suspect locations
Keywords :
VLSI; circuit optimisation; delays; fault diagnosis; integrated circuit testing; linear programming; VLSI circuit; circuit path delays; diagnosis tools; faulty segments; linear constraints; linear programming; path delay faults; segment delays; Circuit faults; Circuit synthesis; Circuit testing; Clocks; Delay effects; Failure analysis; Fault diagnosis; Linear programming; Timing; Very large scale integration;
Conference_Titel :
Test Conference, 2005. Proceedings. ITC 2005. IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-9038-5
DOI :
10.1109/TEST.2005.1583997