DocumentCode :
3131850
Title :
Efficient hardware calculation of running statistics
Author :
Bailey, Donald G. ; Klaiber, Michael J.
Author_Institution :
Sch. of Eng. & Adv. Technol., Massey Univ., Palmerston North, New Zealand
fYear :
2013
fDate :
27-29 Nov. 2013
Firstpage :
196
Lastpage :
201
Abstract :
Calculation of mean, variance and standard deviation are often required for segmentation or feature extraction. In image processing, often an integer approximation is adequate. Conventional methods require division and square root operations, which are expensive to realize in hardware in terms of both the amount of required resources and latency. A new class of iterative algorithms is developed based on integer arithmetic. An implementation of the algorithms as a hardware architecture for a Field-Programmable Gate Array (FPGA) is compared with architectures using the conventional approach, which shows a significantly reduced latency while using less hardware resources.
Keywords :
digital arithmetic; feature extraction; field programmable gate arrays; image segmentation; iterative methods; statistical analysis; FPGA; division operations; feature extraction; field-programmable gate array; hardware calculation; image processing; integer approximation; integer arithmetic; iterative algorithms; mean calculation; running statistics; square root operations; standard deviation; variance calculation; Accuracy; Approximation methods; Computer architecture; Feature extraction; Hardware; Nickel; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Vision Computing New Zealand (IVCNZ), 2013 28th International Conference of
Conference_Location :
Wellington
ISSN :
2151-2191
Print_ISBN :
978-1-4799-0882-0
Type :
conf
DOI :
10.1109/IVCNZ.2013.6727015
Filename :
6727015
Link To Document :
بازگشت