Title :
FinFET Process and Integration Technology for High Performance LSI in 22 nm node and beyond
Author :
Kawasaki, H. ; Kaneko, A. ; Yagishita, A. ; Okano, K. ; Izumida, T. ; Kanemura, T. ; Suguro, K. ; Eguchi, K. ; Tsunashima, Y. ; Inaba, S. ; Aoki, N. ; Ishimaru, K. ; Toyoshima, Y.
Author_Institution :
Toshiba Corp. Semicond. Co., Yokohama
Abstract :
This paper discusses the key FinFET process and integration technologies to achieve high performance LSI. Firstly, side wall pattern transfer technique is introduced to realize an aggressively scaled down FinFET with 10 nm Fin width (Wfin) and 15 nm gate length (Lg). Next, dopant segregation (DS) Schottky technique is demonstrated to enhance the FinFET performance. Drive current of 960 muA/mum for DS Schottky nFinFET with Lg = 15 nm at Ioff = 100 nA/mum and Vd= 1.0 V is achieved. And then, FinFET SRAM is fabricated and studied in the view of static noise margin (SNM). SNM of 122 mV is obtained in the cell with Wfin = 15 nm and Lg = 20 nm at Vd = 0.6 V. Also, fin height tuning technique is proposed so that SRAM operation can be optimized without area penalty. Finally, integration scheme of planar FET and FinFET is developed and verified to open up the possibility of the future SoC.
Keywords :
MOS integrated circuits; SRAM chips; circuit noise; large scale integration; DS Schottky nFinFET; FinFET SRAM; FinFET process; dopant segregation Schottky technique; fin height tuning technique; high performance LSI; integration technology; side wall pattern transfer technique; size 10 nm; size 15 nm; size 22 nm; static noise margin; voltage 0.6 V; voltage 1.0 V; voltage 122 mV; Circuits; FETs; FinFETs; Immune system; Large scale integration; Manufacturing processes; Pulp manufacturing; Random access memory; Research and development; Toy manufacturing industry;
Conference_Titel :
Junction Technology, 2007 International Workshop on
Conference_Location :
Kyoto
Print_ISBN :
1-4244-1103-3
Electronic_ISBN :
1-4244-1104-1
DOI :
10.1109/IWJT.2007.4279933