DocumentCode :
3136823
Title :
A Low Phase Noise Dll Clock Generator with a Programmable Dynamic Frequency Divider
Author :
Du, Qingjin ; Zhuang, Jingcheng ; Kwasniewski, Tad
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, Ont.
fYear :
2006
fDate :
38838
Firstpage :
701
Lastpage :
704
Abstract :
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a programmable dynamic frequency divider is presented in this paper. Compared with the conventional dividers, a dynamic frequency divider achieves both low transistor count and low power consumption. This design employs re-circulating DLL structure to remove the phase noise accumulated within each reference period, and avoid the effect of the mismatch among delay stages to improve the output jitter performance. Implemented in 0.18 mum CMOS technology, this design operates up to 2.9 GHz. With a reference signal from an RF signal generator, the measured phase noise for the carrier frequency of 2.795 GHz is -110 dBc/Hz at 100 KHz offset, and the RMS timing jitter at 2 GHz is 3.68 pS. The circuit consumes approximately 19 mW at 2 GHz output and occupies an area of less than 0.06 mm2
Keywords :
CMOS integrated circuits; delay lock loops; frequency dividers; phase noise; signal generators; timing jitter; 0.18 micron; 100 KHz; 2 GHz; 2.795 GHz; CMOS technology; DLL clock generator; RF signal generator; RMS timing jitter; delay-locked loop; low phase noise; programmable dynamic frequency divider; CMOS technology; Clocks; Delay effects; Energy consumption; Frequency conversion; Frequency measurement; Jitter; Phase noise; RF signals; Signal generators; Clock generator; DLL; PLL; timing jitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2006. CCECE '06. Canadian Conference on
Conference_Location :
Ottawa, Ont.
Print_ISBN :
1-4244-0038-4
Electronic_ISBN :
1-4244-0038-4
Type :
conf
DOI :
10.1109/CCECE.2006.277703
Filename :
4054686
Link To Document :
بازگشت