Title :
Channel engineering using B/sub 10/H/sub 14/ ion implantation for low Vth and high SCE immunity of buried-channel PMOSFETs in 4-Gbit DRAMs and beyond
Author :
Tanaka, T. ; Ogawa, H. ; Goto, K. ; Itabashi, K. ; Yamazaki, T. ; Matsuo, J. ; Sugii, T. ; Yamada, I.
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
Abstract :
Below the sub-0.25-/spl mu/m technology range, surface-channel (SC) PMOSFETs employing p+ poly-Si gates are widely used instead of buried-channel (BC) PMOSFETs employing n+ poly-Si gates. However, there are still many advantages of using an n+ poly-Si gate such as the absence of the undesirable Vth shift due to boron penetration through the gate oxide, no gate-dopant cross-diffusion, and process simplicity. The critical issues for extending the use of buried-channel PMOSFETs below the sub-0.25-/spl mu/m technology range, that is, the 4-Gbit DRAM era and beyond, are low Vth and also the suppression of short-channel effects (SCE), which can be achieved by an extremely shallow counter-doped layer with a high impurity concentration. Here, for the first time, we use decaborane (B/sub 10/H/sub 14/) ion implantation to fabricate a 20-nm-thick counter-doped layer and demonstrate an SCE-free high performance O.18-/spl mu/m BC-PMOSFET.
Keywords :
DRAM chips; MOS integrated circuits; MOSFET; boron compounds; buried layers; elemental semiconductors; integrated circuit modelling; ion implantation; semiconductor process modelling; silicon; 0.18 mum; 0.25 mum; 20 nm; 2D device simulation; 4 Gbit; B/sub 10/H/sub 14/; DRAMs; SCE-free high performance O.18-/spl mu/m BC-PMOSFET; Si:B/sub 10/H/sub 14/; Vth shift; boron penetration; buried-channel PMOSFETs; channel engineering; counter-doped layer; decaborane; gate oxide; gate-dopant cross-diffusion; high SCE immunity; high impurity concentration; ion implantation; n+ poly-Si gates; p+ poly-Si gates; process simplicity; shallow counter-doped layer; short-channel effects; surface-channel PMOSFETs; Boron; Fabrication; Immune system; Impurities; Ion beams; Ion implantation; Laboratories; MOSFETs; Random access memory; Temperature;
Conference_Titel :
VLSI Technology, 1998. Digest of Technical Papers. 1998 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-4770-6
DOI :
10.1109/VLSIT.1998.689211