DocumentCode :
3139490
Title :
A modular router architecture desgin for Network on Chip
Author :
Attia, Brahim ; Chouchene, Wissem ; Zitouni, Abdelkrim ; Abid, Noureddine ; Tourki, Rached
Author_Institution :
Electron. & Micro-Electron. Lab. (Lab.-IT06), Fac. of Sci. of Monastir, Monastir, Tunisia
fYear :
2011
fDate :
22-25 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
Network on Chip is an efficient on-chip communication architecture for SoC architectures. It enables the integration of a large number of computational and storage blocks on a single chip. The router is the basic element of NoC with multiple, connecting to other router and to a local IP core. This router architecture can be used later for building a NoC with standard or arbitrary topology with low latency and high speed and High maximal peak performance. The low latency and high speed is achieved by allowing for each input port a routing function which runs in parallel with Link controller and with distributed arbiters. To evaluate our approach, A wormhole input queued 2-D mesh router was created to verify the capability of our router. Various parameterized designs were synthesized to provide a comparative study with other implementations in FPGA technology, with different flit size.
Keywords :
field programmable gate arrays; network-on-chip; FPGA technology; SoC architectures; distributed arbiters; link controller; modular router architecture design; network-on-chip; on-chip communication architecture; routing function; storage blocks; wormhole input queued 2-D mesh router; Computer architecture; Field programmable gate arrays; Network topology; Routing; Switches; System-on-a-chip; Topology; Network Interface; Network-on-Chip; System-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems, Signals and Devices (SSD), 2011 8th International Multi-Conference on
Conference_Location :
Sousse
Print_ISBN :
978-1-4577-0413-0
Type :
conf
DOI :
10.1109/SSD.2011.5767460
Filename :
5767460
Link To Document :
بازگشت