Title :
High-quality physical designs of CMOS ICs
Author :
Sousa, J.J.T. ; Gonçalves, F.M. ; Teixeira, J.P.
Author_Institution :
Inst. Superior Tecnico, Lisboa, Portugal
Abstract :
The authors describe a methodology for the assessment and enhancement of the physical testability of CMOS digital ICs, and to present a set of testability design rules to avoid ´difficult to detect´ faults, especially open faults. The methodology and the design rules are used in the development of a high-quality, highly testable cell library. A design example is presented, which ascertains the usefulness of the approach, and the achievable gains in testability, reliability and eventually in yield.<>
Keywords :
CMOS integrated circuits; circuit CAD; design for testability; digital integrated circuits; integrated circuit testing; DFT; cell library; digital ICs; fault modelling; open faults; physical testability; reliability; testability design rules; Circuit faults; Circuit testing; Design for testability; Design methodology; Fault detection; Fault diagnosis; Integrated circuit layout; Integrated circuit testing; Semiconductor device modeling; Software libraries;
Conference_Titel :
Euro ASIC '91
Conference_Location :
Paris, France
Print_ISBN :
0-8186-2185-0
DOI :
10.1109/EUASIC.1991.212846