DocumentCode
3139844
Title
High speed CMOS operational amplifier
Author
Schwehr, S. ; Fuchs, T. ; Dzahini, K. ; Boutherin, B. ; Le Helley, M.
Author_Institution
Inst. fur Halbleitertech., Tech. Hochschule Darmstadt, Germany
fYear
1991
fDate
27-31 May 1991
Firstpage
305
Lastpage
308
Abstract
In this paper authors present a new approach to fast CMOS opamp design. This approach benefits from the advantages offered by full complementary implementations of well known subcircuits, to enhance the speed of such an operational amplifier and to better organize and economize layout generation. Since the consequent structured topology of full complementary circuits like the present opamp is well suited to a cell based design, simulation time and layout generation time could have been decreased by a factor of almost five. This results in an opamp which exhibits a slew-rate of 800 V/ mu s (for a positive input step) and whose mask layout was done in three days.<>
Keywords
CMOS integrated circuits; linear integrated circuits; operational amplifiers; CMOS operational amplifier; cell based design; fast CMOS opamp design; full complementary circuits; high speed opamp; layout generation; simulation time; CMOS technology; Capacitance; Circuits; Impedance; Mirrors; Open loop systems; Operational amplifiers; Rail to rail outputs; SPICE; Topology;
fLanguage
English
Publisher
ieee
Conference_Titel
Euro ASIC '91
Conference_Location
Paris, France
Print_ISBN
0-8186-2185-0
Type
conf
DOI
10.1109/EUASIC.1991.212847
Filename
212847
Link To Document