Title :
Timing driven pin assignment in a hierarchical design environment
Author :
Meixner, Gerhard ; Zimmermann, Gerhard
Author_Institution :
Siemens AG, Munich, Germany
Abstract :
Presents a method for taking into account timing constraints during pin assignment, a subtask of floorplanning. Previous approaches to the pin assignment problem determine pin positions or admissible intervals on the block perimeters with the lengths of the respective nets as the only objective. Th authors describe a delay model for hierarchical combinational circuits which defines a linkage between the pins of different global nets in terms of timing dependencies. Based on this model they propose a slack optimization algorithm, which optimizes pin positions and routes for the global nets with respect to the timing requirements.<>
Keywords :
VLSI; circuit layout CAD; network routing; delay model; floorplanning; hierarchical combinational circuits; hierarchical design environment; optimizes pin positions; pin assignment; place and route; slack optimization algorithm; timing constraints; timing dependencies; timing requirements; wiring length; Assembly; Combinational circuits; Couplings; Delay; Design optimization; Pins; Process planning; Routing; Timing; Wires;
Conference_Titel :
Euro ASIC '91
Conference_Location :
Paris, France
Print_ISBN :
0-8186-2185-0
DOI :
10.1109/EUASIC.1991.212865