DocumentCode :
3140617
Title :
Hierarchical Design Verification for Large Digital Systems
Author :
Sasaki, Tohru ; Yamada, Akihiko ; Aoyama, Toshinori ; Hasegawa, Katsutoshi ; Kato, Shunichi ; Sato, Shinichi
Author_Institution :
Nippon Electric Co., Ltd., Fuchu City, Tokyo, JAPAN
fYear :
1981
fDate :
29-1 June 1981
Firstpage :
105
Lastpage :
112
Abstract :
This paper describes a hierarchical design verification system, consisting of a logic verification subsystem, MIXS(1), a timing verification subsystem, NELTAS(2), and a hierarchical data base. MIXS is a mixed level simulator, which can handle both functional and chip or gate level models with a unified simulation mechanism based on "node" model concept. NELTAS analizes delay time by tracing logical paths and calculating their media delay time. Both subsystems have hierarchical processing capability.
Keywords :
Circuits; Cities and towns; Computational modeling; Delay effects; Design methodology; Digital systems; Large scale integration; Logic design; Process design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1981. 18th Conference on
Type :
conf
DOI :
10.1109/DAC.1981.1585339
Filename :
1585339
Link To Document :
بازگشت