DocumentCode :
3142097
Title :
Dynamic Reconfiguration for Irregular Code Using FNC-PAE Processor Cores
Author :
Schüler, Eberhard ; Vorbach, Martin ; May, Frank ; Weinhardt, Markus
Author_Institution :
PACT XPP Technol. AG, Munich, Germany
fYear :
2011
fDate :
16-20 May 2011
Firstpage :
244
Lastpage :
249
Abstract :
This paper describes PACT XPP Technologies´ Function-PAE (FNC-PAE) Processor Core which was designed for executing irregular, control-flow dominated code efficiently in embedded systems. It combines aspects of dynamically reconfigurable coarse-grain arrays and VLIW processors. The silicon-proven FNC-PAE Cores are tightly integrated with the XPP reconfigurable dataflow array. We present the FNC-PAE architecture, its development environment (assembler, C compiler, and simulator), application examples, and performance data collected from the fully working prototype chip.
Keywords :
embedded systems; microprocessor chips; multiprocessing systems; reconfigurable architectures; FNC-PAE processor cores; PACT XPP technologies function; VLIW processors; dynamic reconfiguration; embedded systems; irregular code; reconfigurable coarse grain arrays; Arrays; Clocks; Parallel processing; Process control; Random access memory; Registers; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Workshops and Phd Forum (IPDPSW), 2011 IEEE International Symposium on
Conference_Location :
Shanghai
ISSN :
1530-2075
Print_ISBN :
978-1-61284-425-1
Electronic_ISBN :
1530-2075
Type :
conf
DOI :
10.1109/IPDPS.2011.148
Filename :
6008807
Link To Document :
بازگشت