Title :
Measuring the effectiveness of symmetric and asymmetric transistor sizing for Single Event Transient mitigation in CMOS 90nm technologies
Author :
Assis, Thiago ; Kastensmidt, Fernanda Lima ; Wirth, Gilson ; Reis, Ricardo
Author_Institution :
Univ. Fed. do Rio Grande do Sul-UFRGS, Rio Grande
Abstract :
Transistor sizing is a well-known technique to reduce Single Event Transients in nanometer technologies. In this work, the transistor sizing technique is evaluated at a 90 nm 3D device model for SET robustness. Mix-mode simulations at TCAD were performed in three basic logic gates of the ST 90 nm standard cell library. Results indicate that the transistor sizing can be more or less efficient to reduce SET according to the collected charge. For alpha particles, the technique can enhance the reliability for high transistor width sizes, while for high-energy particles the technique can increase the transient pulse amplitude and duration making SET effect even worse.
Keywords :
CMOS integrated circuits; MOSFET; technology CAD (electronics); CMOS; asymmetric transistor sizing; single event transient mitigation; symmetric transistor sizing; Alpha particles; CMOS logic circuits; CMOS technology; Libraries; Logic devices; Logic gates; Robustness; Semiconductor device modeling; Size measurement; Space vector pulse width modulation;
Conference_Titel :
Test Workshop, 2009. LATW '09. 10th Latin American
Conference_Location :
Buzios, Rio de Janeiro
Print_ISBN :
978-1-4244-4207-2
Electronic_ISBN :
978-1-4244-4206-5
DOI :
10.1109/LATW.2009.4813789