DocumentCode :
3142447
Title :
NoC interconnection functional testing: Using boundary-scan to reduce the overall testing time
Author :
Hervé, Marcos B. ; Cota, Erika ; Kastensmidt, Fernanda L. ; Lubaszewski, Marcelo
Author_Institution :
Inst. de Inf., Univ. Fed. do Rio Grande do Sul, Porto Alegre
fYear :
2009
fDate :
2-5 March 2009
Firstpage :
1
Lastpage :
6
Abstract :
Test sequences for interconnection testing in network-on-chips (NoC) are usually small. However, to ensure a good fault coverage, the sequence is usually re-applied for a number of paths configurations in the network. In this paper we first analyze the test configuration time required for a functional test strategy devised for mesh NoCs and we show that this time, specially for BIST-based solutions, may become the main bottleneck for overall test time reduction. We then analyze, in terms of area overhead and resulting test time, three alternatives for the implementation of the configuration logic for the test infrastructure. We conclude that boundary scan can be a very interesting solution for test configuration also in NoC testing, leading to a reduced test time and a programmable and reusable strategy.
Keywords :
integrated circuit interconnections; integrated circuit testing; mesh generation; monolithic integrated circuits; network-on-chip; NoC interconnection functional testing; boundary-scan; configuration logic; fault coverage; functional test strategy; network-on-chips; paths configurations; test infrastructure; Access protocols; Built-in self-test; Communication system control; Controllability; Electronic mail; Logic testing; Network-on-a-chip; Observability; System testing; Telecommunication network reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2009. LATW '09. 10th Latin American
Conference_Location :
Buzios, Rio de Janeiro
Print_ISBN :
978-1-4244-4207-2
Electronic_ISBN :
978-1-4244-4206-5
Type :
conf
DOI :
10.1109/LATW.2009.4813801
Filename :
4813801
Link To Document :
بازگشت