Title :
Radiation damage characterization of digital integrated circuits
Author :
Sondón, Santiago ; Mandolesi, Pablo ; Julián, Pedro ; Palumbo, Félix ; Alurralde, Martín ; Filevich, Alberto
Author_Institution :
GISEE, Univ. Nac. del Sur, Bahia Blanca
Abstract :
A set of gates and registers was fabricated on a submicron CMOS process using radiation hardening by design techniques. The circuits were irradiated in a tandem accelerator with 10 MeV protons on three different doses. Off-line characterization of devices was carried out. Measurements showed minimum shifts on the electrical parameters of transistors. Noise margins and gain of combinational logic gates were unchanged and no increase on leakage current was observed. This work suggests that considerable tolerance to this kind of radiation damage can be reached when accurate design techniques are used together with modern integrated circuits technologies.
Keywords :
CMOS logic circuits; combinational circuits; integrated circuit design; integrated circuit measurement; integrated circuit noise; leakage currents; logic gates; proton effects; radiation hardening (electronics); circuit design techniques; combinational logic gates; digital integrated circuits; electron volt energy 10 MeV; leakage current; noise margins; off-line characterization; proton effects; radiation damage characterization; radiation hardening; submicron CMOS process; tandem accelerator; transistor electrical parameters; CMOS logic circuits; CMOS process; Digital integrated circuits; Electric variables measurement; Integrated circuit measurements; Integrated circuit noise; Logic gates; Proton accelerators; Radiation hardening; Registers;
Conference_Titel :
Test Workshop, 2009. LATW '09. 10th Latin American
Conference_Location :
Buzios, Rio de Janeiro
Print_ISBN :
978-1-4244-4207-2
Electronic_ISBN :
978-1-4244-4206-5
DOI :
10.1109/LATW.2009.4813811