Title :
Capacitance variation under electrical stress of SiOCH low-k dielectrics for the advanced 45nm technology node and beyond
Author :
Vilmay, M. ; Roy, D. ; Blonkowski, S. ; Volpi, F. ; Chaix, J.-M.
Author_Institution :
STMicroelectronics, Crolles, France
Abstract :
Porous low-k dielectrics reliability in interconnect is a major concern for sub 45 nm technology nodes. Low-k dielectric ageing characterization during stress is becoming a key point to improve low-k interconnect robustness. In this context, the leakage and especially the capacitance shifts under electrical stress are analyzed in this paper. Four dielectric ageing mechanisms potentially responsible of the capacitance drift during stress are discussed and compared to experiments. Donor trap creation leading to the I(V) sweep variation is confirmed with leakage activation energy measurement during the stress. Moreover, the capacitance shift could be due to a trapping/detrapping charge into pre-existing or created traps.
Keywords :
ageing; capacitance measurement; electron traps; interconnections; leakage currents; low-k dielectric thin films; nanotechnology; porous materials; reliability; silicon compounds; SiOCH; capacitance shifts; capacitance variation; donor trap creation; electrical stress; interconnect; leakage current; low-k dielectric ageing characterization; porous low-k dielectrics reliability; size 45 nm; trapping-detrapping charge; Aging; Capacitance; Copper; Degradation; Dielectric breakdown; Integrated circuit interconnections; Leakage current; Robustness; Stress; Voltage;
Conference_Titel :
Integrated Reliability Workshop Final Report, 2009. IRW '09. IEEE International
Conference_Location :
S. Lake Tahoe, CA
Print_ISBN :
978-1-4244-3921-8
Electronic_ISBN :
1930-8841
DOI :
10.1109/IRWS.2009.5383022