DocumentCode :
3143883
Title :
A Functional Level Modelling Language for Digital Simulation
Author :
DesMarais, P.J. ; Shew, E.S.Y. ; Wilcox, P.S.
Author_Institution :
Bell-Northern Research, Ottawa, Canada
fYear :
1982
fDate :
14-16 June 1982
Firstpage :
315
Lastpage :
320
Abstract :
FML, a high-level function modelling language developed and used at Bell-Northern Research (BNR), is described in terms of its features, structure, timing capability and manner of execution. The language is presented, not in its full syntactic details, but by way of more helpful illustrations and examples. FML is fully integrated with BNR´s functional simulator, FUNSIM, and thereby allows accurate timing and concurrent fault simulation. FML is a register level language with sub-register scheduling and tolerance timing, and it features an efficient mechanism for unknown state processing. To the user, FML is a circuit-designer-oriented, highly readable, easily applied design tool for both IC and PCB design.
Keywords :
Circuit faults; Circuit simulation; Digital simulation; Hardware design languages; Impedance; Integrated circuit interconnections; LAN interconnection; Logic; Registers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
ISSN :
0146-7123
Print_ISBN :
0-89791-020-6
Type :
conf
DOI :
10.1109/DAC.1982.1585517
Filename :
1585517
Link To Document :
بازگشت