DocumentCode :
3143907
Title :
Hardware-Software Co-Synthesis of Heterogeneous Embedded Computer Systems
Author :
Khan, Gul N. ; Levman, Jacob ; Alirezaie, Javad
Author_Institution :
Electr. & Comput. Eng., Ryerson Univ., Toronto, Ont.
fYear :
2006
fDate :
38838
Firstpage :
1304
Lastpage :
1307
Abstract :
Hardware-software co-synthesis of embedded computer systems involves the partitioning of a system specification into hardware and software modules to meet various system requirements. High-performance embedded computers typically incorporate heterogeneous multiple processing elements. In this paper, we present an approach to co-synthesis of high performance embedded systems targeting fault tolerant topologies. Our approach supports the following features: 1) input in the form of an acyclic periodic task graph with real-time constraints, 2) pipelining of task graphs, 3) use of a heterogeneous set of processing elements, 4) fault tolerance by a newly developed group based fault tolerance technique. We attempt to minimize the communication overhead while preserving regular topology computer systems
Keywords :
embedded systems; fault tolerant computing; formal specification; graph theory; hardware-software codesign; acyclic periodic task graph; embedded computer system; fault tolerance technique; hardware-software co-synthesis; heterogeneous multiple processing element; system specification; Application specific integrated circuits; Computer architecture; Embedded computing; Embedded system; Fault tolerance; Fault tolerant systems; Hardware; Iterative methods; Libraries; Topology; Group-based Fault Tolerance; Hardware-Software Co-design; High Performance Embedded Systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2006. CCECE '06. Canadian Conference on
Conference_Location :
Ottawa, Ont.
Print_ISBN :
1-4244-0038-4
Electronic_ISBN :
1-4244-0038-4
Type :
conf
DOI :
10.1109/CCECE.2006.277787
Filename :
4055029
Link To Document :
بازگشت