Title :
A system-on-chip design of a low-power smart vision system
Author_Institution :
Jet Propulsion Lab., California Inst. of Technol., Pasadena, CA, USA
Abstract :
A low-power smart imager design is proposed for real-time machine vision applications. It takes advantages of recent advances in integrated sensing/processing designs, electronic neural networks, and sub-micron VLSI technology. The smart vision system integrates an active pixel camera, with a programmable neural computer and an advanced microcomputer. A system-on-a-chip implementation of this smart vision system is shown to be feasible by integrating the whole system into a 3-cm×3-cm chip design in a 0.18 m CMOS technology. The on-chip neural computer provides one tera-operation-per-second computing power for various parallel vision operations and smart sensor functions. Its high performance is due to massively parallel computing structures, high data throughput rates, fast learning capabilities, and system-on-a-chip implementation. This highly integrated smart imager can be used for various scientific missions and other military, industrial or commercial vision applications
Keywords :
CMOS image sensors; VLSI; active vision; cameras; digital signal processing chips; neural nets; real-time systems; smart pixels; CMOS technology; VLSI; active pixel camera; data throughput; learning; low-power smart vision system; massively parallel computing; microcomputer; parallel vision; programmable neural computer; real-time machine vision; smart imager; system-on-chip design; Application software; CMOS technology; Computer vision; Concurrent computing; Machine vision; Military computing; Neural networks; Process design; System-on-a-chip; Very large scale integration;
Conference_Titel :
Signal Processing Systems, 1998. SIPS 98. 1998 IEEE Workshop on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-4997-0
DOI :
10.1109/SIPS.1998.715769