Title :
Designing Gate Arrays Using a Silicon Compiler
Author :
Gray, John P. ; Buchanan, Irene ; Robertson, Peter S.
Author_Institution :
Lattice Logic Ltd, Edinburgh, Scotland
Abstract :
This paper describes a programming environment in which gate array designs can be developed. It allows the engineer to design for performance, wirability and testability by manipulating a textual description of a design. The principle features of this are a high-level language for design description, completely automatic layout, and an integrated simulator. The total package can be referred to as a silicon compiler in the gate array design style.
Keywords :
Algorithm design and analysis; Design automation; Design methodology; High level languages; Lattices; Logic programming; Programmable logic arrays; Programming environments; Silicon compiler; Wiring;
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
0-89791-020-6
DOI :
10.1109/DAC.1982.1585527