DocumentCode :
3144110
Title :
A Fault Simulation Methodology for VLSI
Author :
Hayes, John P.
Author_Institution :
University of Southern California, Los Angeles, CA
fYear :
1982
fDate :
14-16 June 1982
Firstpage :
393
Lastpage :
399
Abstract :
Some deficiencies of existing simulators in the context of VLSI design and testing are considered. A fault simulation approach based on CSA (connector-switch-attenuator) theory is defined which overcomes many of these deficiencies. The CSA circuit elements and logic values needed to model combinational circuits are described and applied to the analysis of various types of MOS circuits. A charge-storage element called a well is introduced to simulate sequential behavior. It is shown that many fault types, including stuck-line faults, short circuits, open circuits, and delay faults can be modeled in a uniform and efficient manner.
Keywords :
Circuit faults; Circuit simulation; Connectors; Integrated circuit modeling; Logic circuits; Logic devices; Switches; Switching circuits; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
ISSN :
0146-7123
Print_ISBN :
0-89791-020-6
Type :
conf
DOI :
10.1109/DAC.1982.1585529
Filename :
1585529
Link To Document :
بازگشت