Title :
Design and implementation of low-power DCT chip for portable multimedia terminals
Author :
Chen, Liang-Gee ; Jiu, Juing-Ying ; Chang, Hao-Chieh
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
This paper describes the design and implementation of a low power 2D DCT chip for portable multimedia terminals. The chip architecture based on direct 2D approach reduces computational complexity and the power dissipation can be reduced accordingly. In the implementation of the direct 2D algorithm, a parallel distributed arithmetic (DA) architecture at reduced supply voltage is adopted. In the real circuit implementation of the chip, an adder of low power consumption is designed, as well as a power-saving ROM and a low-voltage two-port SRAM with sequential access. The resultant 2D DCT chip is realized by 0.6 μm single-poly double-metal technology. Critical path simulation indicates a maximum input rate of 133 MHz, and it consumes 138 mW at 100 MHz. The measured chip speed is around 100 MHz
Keywords :
SRAM chips; adders; digital signal processing chips; discrete cosine transforms; distributed arithmetic; multimedia communication; parallel architectures; read-only storage; telecommunication terminals; 0.6 mum; 100 MHz; 138 mW; adder; chip architecture; computational complexity; critical path simulation; direct 2D algorithm; low-power DCT chip; parallel distributed arithmetic architecture; portable multimedia terminals; power-saving ROM; sequential access; single-poly double-metal technology; two-port SRAM; Adders; Arithmetic; Circuits; Computational complexity; Computer architecture; Discrete cosine transforms; Energy consumption; Power dissipation; Read only memory; Voltage;
Conference_Titel :
Signal Processing Systems, 1998. SIPS 98. 1998 IEEE Workshop on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-4997-0
DOI :
10.1109/SIPS.1998.715771