DocumentCode :
3144308
Title :
Electronic Chip-In-Place Test
Author :
Goel, P. ; McMahon, M.T.
Author_Institution :
Wang Laboratories, Lowell, MA
fYear :
1982
fDate :
14-16 June 1982
Firstpage :
482
Lastpage :
488
Abstract :
Electronic Chip-in-Place Test (ECIPT) is a design approach and a test methodology for VLSI packages containing multiple semi-conductor chips. Shift register latches are used in such a way that each chip on a package is accessible for testing from the package pins without in-circuit probing. A means is therefore provided, whereby tests generated for a chip can be reapplied at the package level. The ECIPT methodology additionally provides a mechanism for simplified tests of failures associated with interchip wiring and chip I/O connections.
Keywords :
Clocks; Electronic equipment testing; Electronics packaging; Large scale integration; Latches; Pins; Probes; Shift registers; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
ISSN :
0146-7123
Print_ISBN :
0-89791-020-6
Type :
conf
DOI :
10.1109/DAC.1982.1585542
Filename :
1585542
Link To Document :
بازگشت