DocumentCode :
3144674
Title :
Developments in Logic Network Path Delay Analysis
Author :
Bening, Lionel C. ; Lane, Thomas A. ; Alexander, Curtis R. ; Smith, James E.
Author_Institution :
Control Data Corporation, St. Paul, MN
fYear :
1982
fDate :
14-16 June 1982
Firstpage :
605
Lastpage :
615
Abstract :
This paper discusses path delay analysis programs as an alternative to detailed logic simulation for finding timing problems in logic networks. Fundamentals of path delay analysis are reviewed, and several previously reported methods are surveyed. This is followed by a more detailed description of a delay analysis program that we have recently implemented. Our implementation uncovers a wide variety of timing problems and has a run time that is linearly proportional to the number of gates in the network. Other principle features are that timing information loss is minimized by treating 0-to-1 and 1-to-0 delays separately, and the user is given the capability of selectively disabling paths in order to discover timing problems that would otherwise remain hidden.
Keywords :
Circuit testing; Computational modeling; Computer simulation; Context modeling; Delay; Design automation; Flip-flops; Intelligent networks; Logic design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
ISSN :
0146-7123
Print_ISBN :
0-89791-020-6
Type :
conf
DOI :
10.1109/DAC.1982.1585559
Filename :
1585559
Link To Document :
بازگشت