DocumentCode :
3144731
Title :
Synchronous Path Analysis in MOS Circuit Simulator
Author :
Agrawal, Vishwani D.
Author_Institution :
Bell Laboratories, Murray Hill, NJ
fYear :
1982
fDate :
14-16 June 1982
Firstpage :
629
Lastpage :
635
Abstract :
For verifying the timing performance of synchronous MOS circuits a path analysis facility has been developed in the MOTIS (MOS Timing Simulator) system. This path analysis traces the clock signals to the latches in the circuit, computes the clock skews and then performs a path search analysis between all latches. For the paths between clocked latches, the timing constraints are determined using the clock skews and the operating frequency. The paths that do not satisfy these constraints are identified as problem paths. Such an analysis does not require a prior generation of circuit stimuli that are necessary for simulation. In terms of complexity also, it is simpler than simulation.
Keywords :
Analytical models; Circuit analysis; Circuit analysis computing; Circuit simulation; Clocks; Computational modeling; Latches; Performance analysis; Signal analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
ISSN :
0146-7123
Print_ISBN :
0-89791-020-6
Type :
conf
DOI :
10.1109/DAC.1982.1585562
Filename :
1585562
Link To Document :
بازگشت