DocumentCode :
3145173
Title :
Design of asynchronous 2-phase ternary encoding protocol using multiple-valued logic
Author :
Oh, Myeong-Hoon ; Kim, Sung-Nam ; Kim, Sungwoon
Author_Institution :
Server Platform Res. Team, Electron. & Telecommun. Res. Inst., Daejeon, South Korea
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
416
Lastpage :
419
Abstract :
Due to a half transitions for data transfers comparing with conventional 4-phase signalings, level-encoded dual-rail (LEDR) has been widely used in on-chip asynchronous interconnects supporting a 2-phase handshake protocol. However, it inevitably requires 2N wires for N-bit data transfers to maintain delay-insensitive encoding. Encoder and decoder circuits that perform an asynchronous 2-phase handshake protocol with only N wires for N-bit data transfers are presented for on-chip global interconnects. Their fundamentals are based on a ternary encoding scheme, and the circuits are implemented using current-mode multiple-valued logics. In the simulation with 0.25 μm CMOS technology, the suggested circuits saves both latency and energy consumption over the wire length of 3 mm.
Keywords :
CMOS integrated circuits; asynchronous circuits; multivalued logic; ternary codes; 2N wires; 4-phase signaling; CMOS technology; asynchronous 2-phase handshake protocol; asynchronous 2-phase ternary encoding protocol; current-mode multiple-valued logics; data transfer; decoder circuit; delay-insensitive encoding; encoder circuit; level-encoded dual-rail; on-chip asynchronous interconnects; on-chip global interconnects; size 0.25 mum; asynchronous handshake protocol; multiple-valued logic; ternary encoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138620
Filename :
6138620
Link To Document :
بازگشت