DocumentCode :
3145287
Title :
Application specific processor for multi-standard video decoding
Author :
Lee, Jae-Jin ; Eum, Nak Woong
Author_Institution :
Multimedia Processor Res. Team, Electron. & Telecommun. Res. Inst., Daejeon, South Korea
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
436
Lastpage :
439
Abstract :
Application-specific instruction processor is a new design methodology to develop optimized processors for specific applications. This paper proposes a new application-specific instruction processor and compiler for multi-standard video decoding. They are based on the 6-stage pipelined dual issue VLIW+SIMD architecture, efficient instructions for multi-standard video decoding, and compiler mapping techniques such as CKF(compiler known function) and inline assembly. SMIC 130nm process is used for implementation of the proposed architecture whose approximate gate count is about 130K and runs at 125MHz. Compared to the existing ARM processor, the proposed architecture and compiler result in about 20% improvement in video decoding in terms of total cycles as well as smaller hardware complexity.
Keywords :
data compression; video coding; 6-stage pipelined dual issue VLIW+SIMD architecture; ARM processor; CKF; SMIC process; application-specific instruction processor; compiler known function; compiler mapping techniques; frequency 125 MHz; multistandard video decoding; size 130 nm; Compiler; Multimedia Processor; Video Decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138625
Filename :
6138625
Link To Document :
بازگشت