DocumentCode :
3145708
Title :
A common flexible architecture for Turbo/LDPC codes
Author :
Huang, Yuebin ; Chen, Chen ; Zhou, Changsheng ; Chen, Yun ; Zeng, Xiaoyang
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
54
Lastpage :
57
Abstract :
Turbo codes and LDPC codes are two of the most powerful error correction codes that can approach Shannon limit in many communication systems. But there are little architecture presented to support both LDPC and Turbo codes, especially by the means of ASIC. This paper have implemented a common architecture that can decode LDPC and Turbo codes, and it is capable of supporting the WiMAX, WiFi, 3GPP-LTE standard on the same hardware. In this paper, we will carefully describe how to share memory and logic devices in different operation mode. The chip is design in a 130nm CMOS technology, and the maximum clock frequency can reach up to 160MHz. The maximum throughput is about 104Mbps@5.5 iteration for Turbo codes and 136Mbps@10iteration for LDPC codes. Comparing to other existing structure, the design speed, area have significant advantage.
Keywords :
CMOS integrated circuits; application specific integrated circuits; error correction codes; parity check codes; turbo codes; 3GPP-LTE standard; ASIC; CMOS technology; LDPC codes; Shannon limit; WiFi; WiMAX; common flexible architecture; communication systems; error correction codes; frequency 160 MHz; size 130 nm; turbo codes; Flexible architecture; LDPC; Turbo;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138644
Filename :
6138644
Link To Document :
بازگشت