DocumentCode :
3145818
Title :
VHDL 200x-requirements from testbench-view
Author :
Bauer, Matthias ; Ecker, Wolfgang ; Heuchling, Mike
Author_Institution :
Corp. Technol., Siemens AG, Munich, Germany
fYear :
1998
fDate :
16-19 Mar 1998
Firstpage :
39
Lastpage :
41
Abstract :
Both requirements for VHDL and restrictions to VHDL standards have been discussed by many groups and forums. A problem to be solved is to handle the growing complexity of hardware designs and test environments. The aim of the paper is to support the discussion by defining requirements impacted by modern verification techniques. We focus on the performance and modeling aspects from the testbench development view. Therefore we consider simulation methodologies, coding styles and in particular VHDL extensions. Further, the impact on VHDL extensions by modern requirements engineering methodologies are dealt with
Keywords :
digital simulation; formal verification; hardware description languages; logic CAD; logic testing; standards; VHDL; coding styles; hardware designs; modeling; performance; requirements engineering methodologies; simulation methodologies; standards; test environments; testbench development view; verification techniques; Design engineering; Discrete event simulation; Engines; Formal languages; Hardware; Joining processes; Lab-on-a-chip; Moore´s Law; System testing; System-level design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Verilog HDL Conference and VHDL International Users Forum, 1998. IVC/VIUF. Proceedings., 1998 International
Conference_Location :
Santa Clara, CA
ISSN :
1085-9403
Print_ISBN :
0-8186-8415-1
Type :
conf
DOI :
10.1109/IVC.1998.660678
Filename :
660678
Link To Document :
بازگشت