DocumentCode :
3145889
Title :
Fast design space exploration for mixed hardware-software embedded systems
Author :
Ando, Yuki ; Shibata, Seiya ; Honda, Shinya ; Tomiyama, Hiroyuki ; Takada, Hiroaki
Author_Institution :
Grad. Sch. of Inf. Sci., Nagoya Univ., Nagoya, Japan
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
92
Lastpage :
95
Abstract :
The time spent to design mixed hardware-software embedded systems is proportioned to their complexity. We present a highly efficient method that make use of simulators in order to find a pareto-solution between execution time and hardware area for mixed hardware-software embedded systems. Our method generates the minimum possible number of mappings in order to reduce the number of simulations. The exploration starts with two system mappings as initial pareto-solution. Then it repeats three steps, the generation of mappings, the simulation of generated mappings, and the update of the pareto-solution with the results of simulations. The experimental results show that our method is notably efficient and is able to find a pareto-solution with few errors compared to the complete search method.
Keywords :
Pareto optimisation; embedded systems; hardware-software codesign; design space exploration; execution time; hardware area; mixed hardware-software embedded system design; pareto solution; system mappings;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138654
Filename :
6138654
Link To Document :
بازگشت