DocumentCode :
314621
Title :
Hardware implementation of versatile zigzag-reordering algorithm for adaptive JPEG-like image compression schemes
Author :
Grosse, H.-J. ; Varley, M.R. ; Terrell, T.J. ; Chan, Y.K.
Author_Institution :
Central Lancashire Univ., UK
Volume :
1
fYear :
1997
fDate :
14-17 Jul 1997
Firstpage :
184
Abstract :
A hardware implementation of an adaptive technique for reordering of discrete cosine transform (DCT) coefficients, that are used in a variety of transform-based image compression schemes such as JPEG, is described. Efficient reordering is achieved for variable-size rectangular sub-blocks using Boolean operations, that determine the position of the next coefficient to be coded. The algorithm has been developed for implementation in hardware using programmable logic devices (PLDs). The implementation constitutes a Moore state machine with binary inputs representing the number of rows and columns in the sub-block to be reordered. Experimental results are presented which demonstrate the potential advantages of this new technique, in terms of a significant reduction in entropy
Keywords :
data compression; Boolean operations; DCT coefficients reordering; Moore state machine; PLD; adaptive JPEG like image compression; adaptive technique; binary inputs; discrete cosine transform; entropy reduction; experimental results; hardware implementation; programmable logic devices; transform based image compression; variable size rectangular subblocks; zigzag-reordering algorithm;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Image Processing and Its Applications, 1997., Sixth International Conference on
Conference_Location :
Dublin
ISSN :
0537-9989
Print_ISBN :
0-85296-692-X
Type :
conf
DOI :
10.1049/cp:19970880
Filename :
615018
Link To Document :
بازگشت