DocumentCode :
3146520
Title :
Formal Design Verification of Digital Systems
Author :
Wojcik, Anthony S.
Author_Institution :
Department of Computer Science, Illinois Institute of Technology, Chicago, IL
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
228
Lastpage :
234
Abstract :
In present design automation systems, the standard approach that is taken to verify the correctness of proposed logic designs is that of simulation. However, due to several difficulties that arise as simulation is applied to more complex systems, designers have searched for other techniques to at least augment this traditional approach. The purpose of this paper is to briefly describe a research project to develop a formal design verification system using the Argonne Automated Reasoning Assistant (AURA). Some results of this investigation are presented, together with a discussion of some of the problems that have been encountered and plans for future work.
Keywords :
Computational modeling; Computer science; Contracts; Design automation; Digital systems; Formal verification; Hardware; Logic circuits; Logic design; Mathematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585653
Filename :
1585653
Link To Document :
بازگشت