DocumentCode :
3147006
Title :
Time-interleaved sample clock generator for ultrasound beamformer application
Author :
Kim, Jae-Hwan ; Um, Ji-Yong ; Sim, Jae-Yoon ; Hong-June Park
Author_Institution :
WCU (Div. of IT Convergence Eng.), Pohang Univ. of Sci. & Technol. (POSTECH), Pohang, South Korea
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
290
Lastpage :
293
Abstract :
A sample clock generator (SCG) for application in a 32-channel ultrasound receiver beamformer is proposed. The RX beamformer samples the echo signals at delayed timings to align them in the time domain before summing them. The proposed SCG employs a dual counter and comparator scheme to generate delayed sampling clocks with 4.17 ns delay control resolution. The SCG is implemented using Verilog RTL code and the analog block of the beamformer was modeled with ideal sample and hold circuits. The beamformer was simulated using a mixed-signal simulator and the results verify the feasibility of the proposed scheme.
Keywords :
clocks; comparators (circuits); hardware description languages; mixed analogue-digital integrated circuits; sample and hold circuits; 32-channel ultrasound receiver beamformer; RX beamformer; Verilog RTL code; analog block; comparator scheme; dual counter; echo signal; mixed-signal simulator; sample and hold circuit; time-interleaved sample clock generator; beamformer; sample clock generator; time-interleaved; ultrasound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138767
Filename :
6138767
Link To Document :
بازگشت