DocumentCode :
3147229
Title :
Timing Analysis for nMOS VLSI
Author :
Jouppi, Norman P.
Author_Institution :
Department of Electrical Engineering, Stanford University
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
411
Lastpage :
418
Abstract :
TV and IA are timing analysis programs for nMOS VLSI designs. Based on the circuit obtained from existing circuit extractors, TV determines the minimum clock duty and cycle times. It calculates the direction of signal flow through all transistors before the timing analysis is performed. The timing analysis is breadth-first (block-oriented) and pattern independent, using the values stable, rise, fall, as well as information about clock qualification. TV has fast running time, small user input requirements, and the ability to offer the user valuable advice. IA (TV´s Interactive Advisor) allows the user to quickly experiment with ways to increase circuit performance. Several delay models can be used; when compared to circuit simulation and fabricated chips, accuracies within 20% for most critical paths have been achieved.
Keywords :
Circuits; Clocks; Data mining; Information analysis; MOS devices; Performance analysis; Signal analysis; TV; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585685
Filename :
1585685
Link To Document :
بازگشت