DocumentCode :
3147613
Title :
Pleasure: A Computer Program for Simple/Multiple Constrained/Unconstrained Folding of Programmable Logic Arrays
Author :
De Micheli, G. ; Sangiovanni-Vincentelli, Alberto
Author_Institution :
Department of EECS, University of California at Berkeley, Berkeley, CA
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
530
Lastpage :
537
Abstract :
Programmable Logic Arrays are important building blocks of VLSI circuits and systems. We address the problem of optimizing the silicon area and the performances of large logic arrays. In particular we describe a general method for compacting a logic array defined as multiple row and column folding and we address the problem of interconnecting a PLA to the outside circuitry. We define a constrained optimization problem to achieve minimal silicon area occupation with constrained positions of electrical inputs and outputs. We present a new computer program, PLEASURE, which implements several algorithms for multiple and/or constrained PLA folding.
Keywords :
Circuits and systems; Constraint optimization; Equations; Logic arrays; Logic circuits; Logic design; Minimization; Programmable logic arrays; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585704
Filename :
1585704
Link To Document :
بازگشت